Find Jobs
Hire Freelancers

VHDL code for high speed hardware deserializer for DCF/MSF signal

£20-250 GBP

クローズ
投稿日: 9年以上前

£20-250 GBP

完了時にお支払い
implement the high speed deserializer for the DCF and MSF inputs, which samples at 1000 MHz and outputs the data in parallel at 125 MHz
プロジェクト ID: 6792904

プロジェクトについて

13個の提案
リモートプロジェクト
アクティブ 9年前

お金を稼ぎたいですか?

Freelancerで入札する利点

予算と期間を設定してください
仕事で報酬を得る
提案をご説明ください
登録して仕事に入札するのは無料です
この仕事に13人のフリーランサーが、平均£185 GBPで入札しています
ユーザーアバター
A proposal has not yet been provided
£277 GBP 3日以内
5.0 (115 レビュー)
6.9
6.9
ユーザーアバター
A proposal has not yet been provided
£200 GBP 3日以内
5.0 (15 レビュー)
4.5
4.5
ユーザーアバター
Hey tightass, I know you want my cock. Yes, yes you do want my cock. I have the full design stack up ya ass. If you are Marc, then go fuck yourself bitch.
£150 GBP 3日以内
5.0 (3 レビュー)
4.3
4.3
ユーザーアバター
We are experts in VLSI design and verification. We will deliver design, verification environment and implementation in FPGA for the concept
£222 GBP 30日以内
4.5 (4 レビュー)
3.7
3.7
ユーザーアバター
I am Hardware Design Engineer have done MSC system on Chip, University Southampton, UK. I have more than 8 years experience in digital design and well acquainted with ISE, NCverilog, Vivado 2013.4, Altera Quartus 13.0sp1, EDK embedded tools & worked on Virtex-6 ML605, Virtex-5 LX110T, Virtex-4 ML401 , Spartan6, Spartan 3E, SOC Znyq Zedboard and MicroZed boards. I have completed 1G data traffic project where in-depth IEEE Ethernet 802.3 packet parsing is done according to rule set defined for voice & data packets. Each TCP, UDP and SIP packet is processing and transmits to destination and vice versa at receiving end. Xilinx Ethernet core is used only for capturing of packet from FPGA. The clock frequency here is 125Mhz for each sample. I have also completed 10G data traffic project where software part is implemented using Microblaze to configure NELOGIC chip via MDIO protocol & send real time results of 200 registers to PC via uart protocol. The custom IP written in mixed Vhdl / verilog used to handle 10G data Traffic. I have also acquired Xilinx trainings such as Advanced Features & Techniques of Embedded Systems Development, Debugging Tecniques Using ChipScope Pro Tools from So-Logic Vienna. The clock frequency here is 156.25 Mhz for each sample. Please share the project detail. I am free can start work immediately and can work upto 40 hrs per week. Further we can discuss it and I look forward to receiving your response. Regard Mahar
£166 GBP 3日以内
5.0 (3 レビュー)
3.2
3.2
ユーザーアバター
My qualification is M.Tech. in VLSI and Embedded System. I have completed Projects on equalizer, mobile text entry system and dc/dc buck converter using VHDL. I also possess proficiency in various areas like Microcontroller and Verilog / VHDL. I am ready to start working on your job.
£222 GBP 3日以内
0.0 (0 レビュー)
0.0
0.0
ユーザーアバター
I already went through the DCF and MSF signals and 80% of it is coded in VHDL, apart from, this I am very experienced in VHDL, VERILOG programming. I can give you results easily and fast enough
£200 GBP 3日以内
0.0 (0 レビュー)
0.0
0.0
ユーザーアバター
Does this only involves implementing FW? On which platform? What are the DCF and MSF inputs? I would like to get more details on what exactly the project involves.
£150 GBP 5日以内
0.0 (0 レビュー)
0.0
0.0
ユーザーアバター
A proposal has not yet been provided
£55 GBP 3日以内
0.0 (0 レビュー)
0.0
0.0
ユーザーアバター
Bis jetzt wurde noch kein Vorschlag eingegeben
£188 GBP 7日以内
0.0 (0 レビュー)
0.0
0.0

クライアントについて

UNITED KINGDOMのフラグ
United Kingdom
0.0
0
メンバー登録日:11月 19, 2014

クライアント確認

ありがとうございます!無料クレジットを受け取るリンクをメールしました。
メールを送信中に問題が発生しました。もう一度お試しください。
登録ユーザー 投稿された仕事の合計
Freelancer ® is a registered Trademark of Freelancer Technology Pty Limited (ACN 142 189 759)
Copyright © 2024 Freelancer Technology Pty Limited (ACN 142 189 759)
プレビューを読み込み中
位置情報へのアクセスが許可されました。
あなたのログインセッションの有効期限がきれ、ログアウトされました。もう一度ログインしてください。